

# **AURIX™ 32-bit microcontrollers**

### **About this document**

### Scope and purpose

AURIX™ TC2xx device debug protection is one of the implemented security layers applied by TriCore™ and the HSM Core to lock the debug interface in order to prevent unauthorized access from external tools. It also prevents unauthorized Flash read and write access from an external debugger as well. The debug access to the entire device can be enabled or disabled by AURIX™ TC2xx boot mode and by HSM itself as well as the Flash read and write protection.

This application note describes the AURIX™ TC2xx device debug protection with some possible use cases. Guidelines for the correct user configuration settings are discussed, and examples are shown to demonstrate how to lock and unlock the debug interface.

### Intended audience

This document is intended for hardware and software engineers who need to setup AURIX™ TC2xx device debug protection with/without HSM enabled.

### **Abbreviations**

### Table 1

| Abbreviation | Description                                                      |
|--------------|------------------------------------------------------------------|
| TC2xx        | 1st Generation AURIX™                                            |
| HSM          | Hardware Security Module                                         |
| Host         | In AURIX™, Host means TriCore™ because it is the host of the HSM |
| PMU0         | Program Memory Unit 0                                            |
| UCB          | User Configuration Block                                         |
| SSW          | Startup Software                                                 |
| OCDS         | On Chip Debug Support                                            |
| PROCON       | Protection configuration register                                |
| DF_UCB       | Data Flash UCB                                                   |
| OEC          | OCDS enable control register                                     |
| OSCU         | OCDS System Control Unit                                         |

### References

- [1] HSM Target Specification Rev 1.4, 2012-07-31. See document at www.infineon.com
- [2] TC23x/TC27x/TC29x User's Manual V1.0, 2014-01 or later. See document at www.infineon.com

# TC2xx debug protection (with HSM)

# **AURIX™ 32-bit microcontrollers**



### **Table of contents**

# **Table of contents**

| Abou  | ıt this document                                                                              | 1  |
|-------|-----------------------------------------------------------------------------------------------|----|
| Table | e of contents                                                                                 | 2  |
| 1     | AURIX™ TC2xx device debug protection                                                          | 3  |
| 1.1   | Lock conditions for the debug interface protection mechanism                                  | 3  |
| 1.2   | OCDS System Control Unit                                                                      | 3  |
| 1.2.1 | Enabling OCDS                                                                                 | 4  |
| 1.3   | Internal gates for debug protection                                                           | 5  |
| 1.4   | Configuration registers for debug protection                                                  | 6  |
| 1.4.1 | User Configuration Block confirmation                                                         | 8  |
| 1.4.2 | UCB_DBG to lock and unlock TriCore™ debug access                                              | 9  |
| 1.4.3 | UCB_HSM to lock and unlock TriCore™ and HSM debug access                                      | 10 |
| 1.4.4 | UCB_PFLASH/UCB_DFLASH to enable or disable Read protection                                    | 13 |
| 1.5   | Flash command sequence definitions                                                            | 14 |
| 1.5.1 | Command sequence overview                                                                     | 15 |
| 1.5.2 | Debug Protection Disable Status                                                               | 16 |
| 1.6   | SSW debug handling to unlock the debug interface                                              | 16 |
| 2     | Debug access protection use-cases                                                             | 19 |
| 2.1   | Use-case 1: TriCore™ configure its own debug interface protection                             | 19 |
| 2.2   | Use-case 2: TriCore™ configure its own debug interface protection, with Flash read protection | 20 |
| 2.3   | Use-case 3: TriCore™ and HSM configure their own debug access protection separately           | 21 |
| 2.4   | Use-case 4: TriCore™ and HSM configure their own debug access protection, with Flash read     |    |
|       | protectionprotection                                                                          | 23 |
| 2.5   | Use-case 5: HSM configures both TriCore™ and HSM Debug access protection, with Flash read     |    |
|       | protectionprotection                                                                          | 25 |
| 2.6   | Use-case 6: HSM configures both TriCore™ and HSM debug access protection, with Debug          |    |
|       | password protection                                                                           | 26 |
| 3     | Lock/unlock the debug access using debugger tools                                             | 27 |
| 3.1   | Lock using the Infineon Memtool/PLS UDE Memtool                                               |    |
| 3.2   | Unlock using the Infineon Memtool/PLS UDE Memtool                                             | 29 |
| 3.3   | Lock using Lauterbach                                                                         | 29 |
| 3.4   | Unlock using Lauterbach                                                                       | 30 |
| 3.5   | Locking using iSystem                                                                         | 30 |
| 3.6   | Unlocking using iSystem                                                                       | 33 |
| 4     | Lock/unlock debug interface using software                                                    | 34 |
| 4.1   | Enable debug access password protection using software                                        |    |
| 4.2   | Disable protection mechanism for UCB_DBG using software                                       |    |
| 4.3   | Resume protection mechanism for UCB_DBG using software                                        |    |
| 4.4   | Clear OCDS Interface Locked indication bit using software                                     |    |
| Revis | sion history.                                                                                 | 38 |

v1.2

### **AURIX™ 32-bit microcontrollers**

AURIX™ TC2xx device debug protection



# 1 AURIX™ TC2xx device debug protection

# 1.1 Lock conditions for the debug interface protection mechanism

Debug access is a combination of the OCDS system and the debug interface lock. The debug access to the entire device (TriCore™ + HSM) can be prevented using one of the following lock conditions:

- Disabling the OCDS System via the PROCONDBG.OCDSDIS bit in the UCB\_DBG.
- Locking the TriCore<sup>™</sup> debug interface using the PROCONDBG.DBGIFLCK bit with a Password Protection mechanism in UCB\_DBG or the PROCONHSM.DBGIFLCK bit in the UCB\_HSM.
- Locking the TriCore<sup>™</sup> debug interface with Flash Read Protection, using the PROCONPF.RPRO in the UCB\_PFLASH or the PROCONDF.RPRO in the UCB\_DFLASH.
- Disabling the HSM debug access via the PROCONHSM.HSMDBGDIS in the UCB\_HSM.

These lock conditions are checked and applied during the startup boot by the SSW.

Note:

When the OCDS is disabled using the PROCONDBG.OCDSDIS bit in the UCB\_DBG, this applies only for  $TriCore^{TM}$ . The HSM debug support is not impacted.

| Debug Protection<br>Mechanism | Locked                                                                                                   | Unlocked                                                                                                        |
|-------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| OCDS                          | PROCONDBG.OCDSDIS in UCB_DBG                                                                             | → With correct debug interface password<br>by SSW or by Application SW (disable protection)                     |
| TriCore™                      | PROCONDBG.DBGIFLCK in UCB_DBG                                                                            | → With correct debug interface password<br>by SSW or by Application SW (disable protection)                     |
| TriCore™                      | With any Flash read protection is configured • PROCONPF.RPRO in UCB_PFLASH • PROCONDF.RPRO in UCB_DFLASH | →OSTATE.IF_LCK OCDS register need to be changed by SSW or by Application SW (OCDS_clear_interface_locked)       |
| HSM Core                      | <ul> <li>PROCONHSM.DBGIFLCK in UCB_HSM</li> <li>PROCONHSM.HSMDBGDIS in UCB_HSM</li> </ul>                | →DBGCTRL.HOST<br>→DBGCTRL.HSM<br>HSM Debug Control register need to be changed<br>by Application SW in HSM Core |

Figure 1 Overview of locked and unlocked debug protection

# 1.2 OCDS System Control Unit

The aim of the OCDS System Control Unit (OSCU) is to control the OCDS features on SoC designs in a standardized way.

The features it controls include:

- The OCDS enabling co-operation with the HSM
- The Halt After Reset (HARR)
- The key mechanism to enable the OCDS by software in a secure way
- The Hot attach of a tool to a running system

### **AURIX™ 32-bit microcontrollers**





# 1.2.1 Enabling OCDS

The OCDS is usually disabled for the following reasons:

- To prevent unintended effects from the OCDS system if no tool is present.
- To disable OCDS resources for power saving reasons

A robust OCDS enabling mechanism is required in order to enable or disable the OCDS in a proper and secure way.

The following picture shows how the OCDS state machine works to activate the debug access in a controlled manner.



Figure 2 Overview on OCDS state machine

At the boot there can be only two available states:

### Device locked

- All debug resources, including break and suspend logic for example, are turned off and no access via the IOClient is possible.
- Cerberus is in power saving mode (OSTATE.OEN is 0<sub>B</sub> by HW).

### Security locked

- All the debug resources are disabled (OSTATE.OEN is 0<sub>B</sub>).

In the Security Locked state the Communication Mode (COM mode) via IOClient can be used to communicate with the HSM. It is not possible to enter in the Read/Write Mode (RW mode) unless the SSW has finished and the HSM agrees. Then:

### **AURIX™ 32-bit microcontrollers**

# Infineon

### AURIX™ TC2xx device debug protection

### Debug possible

- All the debug resources are disabled.
- The COM mode can be used via IOClient but the RW mode access is only possible when the OSTATE.IF\_LCK is cleared.

### Debug active

- All the debug resources are available.
- Unlimited RW mode access is possible when OSTATE.IF\_LCK is cleared and unlimited access to debug resources via system bus is possible.

In order to pass from the **Debug possible** state to the **Debug active** state, it is necessary to write a correct pattern using the OEC.PAT register (see **4.4**).

This protection scheme can be considered as a combination of the Gates 1 and 3 (see 1.3).

# 1.3 Internal gates for debug protection

The debug interface protection can be explained with the following diagram, where several gates have been put in place to clarify the progressive security layer mechanism applied:



Figure 3 Overview of gates used to lock and unlocked the debug access

- Gate 1 controls the access to the TriCore™ debug interface via the OCDS module.
- Gate 2 controls the access to the TriCore<sup>™</sup> debug interface via the PMU module.
- Gates 3 and 4 are directly controlled by the HSM. With these two gates, the HSM can lock the debug access to
  the Host CPU and also disable the debug support for the HSM itself. The locking mechanism is controlled by
  the UCB\_HSM.

### **AURIX™ 32-bit microcontrollers**





# 1.4 Configuration registers for debug protection

AURIX™ TC2xx devices provide several security protection layers in order to restrict the debugger access to the entire microcontroller.

The configuration of these layers is based on the User Configuration Blocks (UCBs) which are specific logical sectors DF\_UCB (Data Flash UCB), a sub-sector of bank DF0 (Data Flash 0), inside the PMU0 module (Program Memory Module 0).

- Most of the UCBs contain protection settings and other parameters that are configurable by the user.
- The DF\_UCB contains 16 logical sectors, UCB0 to UCB15, with 1Kbyte each.

In the address map of the PMU0, the DF\_UCB starts from the address 0xAF100000 to 0xAF103FFF, with a size of 16Kbyte.

| Start Address          | Size      | Range                                  | Start Address<br>Symbol |
|------------------------|-----------|----------------------------------------|-------------------------|
| 8000 0000 <sub>H</sub> | 2 MByte   | PF0                                    | AC_PF0                  |
| 8020 0000 <sub>H</sub> | 2 MByte   | PF1                                    | AC_PF1                  |
| 8FFF 8000 <sub>H</sub> | 32 KByte  | BootROM                                | AC_BROM0                |
| A000 0000 <sub>H</sub> | 2 MByte   | PF0                                    | AN_PF0                  |
| A020 0000 <sub>H</sub> | 2 MByte   | PF1                                    | AN_PF1                  |
| AF00 0000 <sub>H</sub> | 384 KByte | DF0 (DF_EEPROM)1)                      | AN_DFlash_B0            |
| AF10 0000 <sub>H</sub> | 16 KByte  | DF0 (DF_UCB)                           |                         |
| AF11 0000 <sub>H</sub> | 64 KByte  | DF1 <sup>2)</sup>                      | AN_DFlash_B1            |
| AFFF 8000 <sub>H</sub> | 32 KByte  | BootROM                                | AN_BROM0                |
| F800 0500 <sub>H</sub> | 256 Byte  | PMU Registers                          |                         |
| F800 1000 <sub>H</sub> | 5 KByte   | Flash Registers                        |                         |
| FF11 0000 <sub>H</sub> | 64 KByte  | DF1 (HSM private access) <sup>2)</sup> | AN_DFlash_B1F           |

Figure 4 Address map of PMU0

The following figure gives a detailed view of the DF\_UCB sector structure inside the DFlash Bank, which shows all 16 UCBs used for the protection mechanisms.

# TC2xx debug protection (with HSM)

AURIX™ TC2xx device debug protection





| Logical Sector        | Log. Sub-<br>Sector | Size    | Offset<br>Address    |
|-----------------------|---------------------|---------|----------------------|
| UCB0 = UCB_PFlash     | DF_UCB              | 1 KByte | 10'0000 <sub>H</sub> |
| UCB1 = UCB_DFlash     |                     | 1 KByte | 10'0400 <sub>H</sub> |
| UCB2 =<br>UCB_HSMCOTP |                     | 1 KByte | 10'0800 <sub>H</sub> |
| UCB3 = UCB_OTP        |                     | 1 KByte | 10'0C00 <sub>H</sub> |
| UCB4 = UCB_IFX        |                     | 1 KByte | 10'1000 <sub>H</sub> |
| UCB5 = UCB_DBG        |                     | 1 KByte | 10'1400 <sub>H</sub> |
| UCB6 = UCB_HSM        |                     | 1 KByte | 10'1800 <sub>H</sub> |
| UCB7 = UCB_HSMCFG     |                     | 1 KByte | 10'1C00 <sub>H</sub> |
| UCB8                  |                     | 1 KByte | 10'2000 <sub>H</sub> |
| UCB9                  |                     | 1 KByte | 10'2400 <sub>H</sub> |
| UCB10                 |                     | 1 KByte | 10'2800 <sub>H</sub> |
| UCB11                 |                     | 1 KByte | 10'2C00 <sub>H</sub> |
| UCB12                 |                     | 1 KByte | 10'3000 <sub>H</sub> |
| UCB13                 | Ť                   | 1 KByte | 10'3400 <sub>H</sub> |
| UCB14                 |                     | 1 KByte | 10'3800 <sub>H</sub> |
| UCB15                 |                     | 1 KByte | 10'3C00 <sub>H</sub> |

Figure 5 **DF\_UCB** structure

- The effective protection applied via the UCBs is determined by the content of the Protection Configuration, PROCONx registers. (I.e. PROCONDBG, PROCONHSM, etc.)
- The PROCONx registers are located in the FLASH0 module of the PMU0 starting from the address 0xF8002020.
- The PROCONx registers are loaded automatically by hardware during device startup, after each reset, from the UCB locations.
- The UCB is always evaluated during device startup.

#### Note:

- In this application note, only the UCB\_HSM, the UCB\_DBG, UCB\_PFLASH and UCB\_DFLASH are discussed, as they are the only registers required to lock the debug access to the HSM and TriCore™ and protect the flash location from external tools.
- Please refer to the AURIX™ TC2xx User Manual in order to acquire more information regarding the remaining UCBs and PROCONx registers not explicitly covered in this document. [2].

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

### AURIX™ TC2xx device debug protection



# 1.4.1 User Configuration Block confirmation

The User Configuration Blocks (UCBs), or multi-sets of a UCB in the case of UCB\_OTP and UCB\_HSMCOTP, can be in the states:

- CONFIRMED
- UNLOCKED
- ERASED
- ERRORED

The state is determined by the content of the confirmation code:

- 0x57B5327F = the state is CONFIRMED, resulting in the UCB read/write access being restricted
- 0x43211234 = the state is UNLOCKED, resulting in the UCB read/write access being allowed
- 0x00000000 = the state is ERASED, resulting in the same behavior as in ERRORED state, which means that the device will not boot anymore
- For all other value including uncorrectable ECC errors, the state is ERRORED, resulting in the device not booting anymore

Note: Any UCB which contains a password could have its UCB content changed even in the CONFIRMED

State. This could be done by providing a correct password, with a flash disable protection command

sequence.

Note: The effect of a new UCB content, such as a configuration including confirmation code for example,

will only be evaluated and taken after the next reset.

### **ERRORED** state

A UCB is also in its ERRORED state when at least one of its entries has an uncorrectable error in the original and its copy.

If during evaluation of the UCBs an ERRORED state is detected, the Protection Error flag FSR.PROER will be set. In this case all the protections related to the PROCONx register, which is associated to the UCB in the ERRORED state, are fully activated.

During startup, an errored UCB detected by Startup Software (SSW) is realized as a failed flash startup and consequently the SSW does not boot the device.

As the ERASED state is also considered as ERRORED, the transition from the UNLOCKED to CONFIRMED state can be done without erasing the UCB. For this the UNLOCKED value (0x43211234) in the pages with the confirmation code and the copied confirmation code can be over-programmed with the CONFIRMED value (0x57B5327F).

Note:

In order to avoid ECC errors, the location at offset 0x74 and 0x7C, 4 bytes following the confirmation code, must not be modified from the original value (0x00000000) in the UNLOCKED state and in the over-programmed data.

### **CONFIRMED state**

A UCB is in its CONFIRMED state when at least one of its entries has a CONFIRMED value in the original or its copy.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**



### AURIX™ TC2xx device debug protection

Note:

# 1.4.2 UCB\_DBG to lock and unlock TriCore™ debug access

The UCB\_DBG configures the user defined debug password protection for the debug interface. It is Read/Write protected with the password PW0 to PW7.

When the UCB is confirmed by UCB confirmation code, the debug interface can be unlocked by supplying the correct password of UCB\_DBG to the PMU (which is the same PW0 to PW7 password), under the condition that HSM has kept this interface unlocked.



Figure 6 Layout of UCB5 (UCB\_DBG)

The PROCONDBG, Debug Protection Configuration register has two bits related to the debug protection:

- Bit 0:
  - If set to 1<sub>B</sub>, this bit indicates that the On Chip Debug Support is configured as locked. No debug support is allowed. All debug resources, such as breakpoints and suspend logic for example, are disabled.
- Bit 1:
  - If set to 1<sub>B</sub>, this bit indicates that the debug interface is configured as locked.

#### Note:

- 1. The UCB\_DBG controls the "Debug password" gate. This UCB can be considered one of the first debug protection layers which an external tool has to manage in order to have access granted. If the DBGIFLCK bit is set to 1<sub>B</sub> in the PROCONDBG register, the SSW will automatically unlock the debug interface only if a correct debug interface password is provided.
- 2. In the case where only the OCDSDIS flag is set to  $1_B$  and DBGIFLCK flag is clear to  $0_B$  in the PROCONDBG register, the SSW will not handle the unlocking of the debug interface even when a correct debug interface password is provided. The user will have to perform the flash disable protection command sequence in the TriCore<sup>TM</sup> application code.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**



### AURIX™ TC2xx device debug protection

It is possible to change the content of the UCB\_DBG as long as the confirmation code in the original or its copy is in the UNLOCKED state. When the UCB is in CONFIRMED state, it is possible to change the content of the UCB\_DBG with the correct debug interface password (PW0-PW7).

#### Note:

- 3. If both the DBGIFLCK bit and OCDSDIS bit are set to  $1_B$  in the PROCONDBG register, the debug interface will be locked. By providing a correct debug interface password, this will unlock the debug interface as well as the read and write protection of the UCB. The UCB content will then be accessible, regardless of whether it is in the UNLOCKED or CONFIRMED state.
- 4. Where both the DBGIFLCK bit and OCDSDIS bit are cleared to 0<sub>B</sub> and UCB\_DBG is in CONFIRMED state, the debug interface will not be locked but the UCB read and write access will be restricted. User will have to perform the disable protection command sequence with a correct debug password in the application code to temporarily disable the UCB access protection.

# 1.4.3 UCB\_HSM to lock and unlock TriCore™ and HSM debug access

The UCB\_HSM configures the user defined debug protection for the entire device. It is used to control both the HSM debug support and Chip debug interface, enabling or disabling the access for an external debugging tool.

When the UCB is in CONFIRMED state, only the HSM can modify it.

The contents of UCB\_HSM are only used by the device when HSM is enabled.

The protection configuration is transferred into the register PROCONHSM.

Note: In order to enable the HSM, the PROCONHSMCOTP.HSMBOOTEN bit in the UCB\_HSMCOTP has to set

to  $1_B$ .

### **AURIX™ 32-bit microcontrollers**







Figure 7 Layout of UCB6 (UCB\_HSM)

The PROCONHSM, HSM Interface Protection Configuration register has two bits related to debug protection:

- Bit 0:
  - If set to 1<sub>B</sub>, this bit indicates that the HSM debug support is configured as "disabled".
    - The term "disabled" refers to HSM debug support.
- Bit 1:
  - If set to 1<sub>B</sub>, this bit indicates that the chip debug interface is configured as "locked".
    - o The term "locked" refers to the AURIX™ device debug interface.

Note: Bits 2 and 3 are not used in AURIX<sup>TM</sup> and they can be programmed to  $1_B$  or remain at  $0_B$ .

Setting the PROCONHSM.HSMDBGDIS bit to 1<sub>B</sub> disables the HSM debug support. Any access request to the HSM side from the host CPU or an external debugger tool will be restricted. Disabling HSM debug will not impact the debugger access to TriCore™. The user will only be able to debug the TriCore™ side.

### Attention:

In the case where the HSMDBGDIS bit is cleared to  $0_B$  in the PROCONHSM register, HSM debugging is enabled. This will also allow the host CPU to access (read and write) the HSM internal resources through a 64-Kbyte window in the host system address space. For security reasons, a user shall program the HSMDBGDIS bit to  $1_B$  on an AURIX<sup>TM</sup> with a HSM device, to ensure the HSM debug access is protected properly.

It is possible to change the content of the UCB\_HSM as long as the confirmation code and its copy are in the UNLOCKED state. This means that when a user decides to move from the UNLOCKED state to the CONFIRMED state, the content of the UCB\_HSM will not be changeable anymore from TriCore™. However, when its content is confirmed, only the HSM can modify this UCB\_HSM.

### **AURIX™ 32-bit microcontrollers**



### AURIX™ TC2xx device debug protection

Note:

If the UCB\_HSM is set as CONFIRMED and the PROCONHSM.HSMDBGDIS bit is set to 1<sub>B</sub>, leads to the condition that only the HSM can temporarily re-enable the debugger access for the HSM until the next reset. This can be done by the HSM using a register called DBGCTRL (Debug Control register), as described in the AURIX™ TC2xx HSM\_TS\_V1.0\_Rev\_1.4[1].



Figure 8 Overview of the DBGCTRL register

### **AURIX™ 32-bit microcontrollers**





# 1.4.4 UCB\_PFLASH/UCB\_DFLASH to enable or disable Read protection

The UCB\_PFLASH and the UCB\_DFLASH configure the read and write protection for the Program Flash and Data Flash memory locations. It is protected with the password PW0 to PW7. This is to restrict the possibility to write and read these areas from any external tool.

### **UCB\_PFLASH**

The protection configuration is transferred into the register PROCONPp (with "p" looping over the implemented Program Flash banks).



Figure 9 Layout of UCB0 (UCB\_PFLASH)

The PROCONP, PFlash Protection Configuration PF0/1 register mirrors the configuration set from the UCB\_PFlash.

- When UCB\_PFlash is not in ERRORED state, the PROCONP0/1 will indicate which PFlash sector is write protected or read protected.
- When UCB\_PFlash is in ERRORED state, the device will not start.

The granularity of the write protection is provided by sectors. The sectors S6, S16 and S17, which are related to the HSM memory space, can be write-protected only if they are not flagged as HSM\_exclusive.

The global read protection can be applied only for the Program Flash module in PROCONPO register and at the same time it covers a global write protection.

Note: If the read protection with global write protection is configured, then the configured sector specific write protection will be overridden.

### **AURIX™ 32-bit microcontrollers**

# AURIX™ TC2xx device debug protection



### **UCB\_DFLASH**

The protection configuration is transferred into the register PROCOND.



Figure 10 Layout of UCB1 (UCB\_DFLASH)

The PROCOND, DFlash Protection Configuration register exists only in PMUs with DFlash. It mirrors the configuration set from the UCB\_DFlash. When the UCB\_DFlash is in an ERRORED state, the device will not start.

### UCB\_PFLASH and UCB\_DFLASH

Both registers have 1 bit related to the read protection mechanism:

- Bit 31
  - If set to 1<sub>B</sub>, this bit indicates the read and write protection is enabled.

Note:

When any Flash read protection is applied (PROCONPO.RPRO or PROCOND.RPRO are  $1_B$ ), the SSW leaves the debug interface locked (OSTATE.IF\_LCK stays  $1_B$ ).

# 1.5 Flash command sequence definitions

The UCBs can be programmed and erased by all CPUs. The mechanism for how to perform these operations is described here.

The parameter "Address Data" used in the Command Sequence can be one of the following:

- PA
  - Absolute start address of the Flash page.
  - Must be aligned to burst size for "Write Burst" or to the page size for "Write Page"
- SA
  - Absolute start address of a Flash sector.
  - Allowed are the PFlash sectors Sx and the DFlash sectors HSMx, EEPROMx, UCBx.
- UC
  - Identification of the UCBx for which the password checking shall be performed:
  - xx00<sub>H</sub> for UCB0 = UCB\_PFlash, to disable global read and sector specific write protection for all PFLASHs.
  - xx01<sub>H</sub> for UCB1 = UCB\_DFlash, to disable global read and write protection for DFLASH sectors EEPROMs.
  - xx05<sub>H</sub> for UCB5 = UCB\_DBG, to disable debug interface protection.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

# **(infineon**

### AURIX™ TC2xx device debug protection

- PWx
  - 32-bit word of a 256-bit password.

Note: More details of Flash Command Sequence Definition are in the AURIX<sup>™</sup> TC2xx User Manual[2].

# 1.5.1 Command sequence overview

In the following picture all the available command sequences are described, but only some command sequences are taken into account for the purposes of this application note.

| Command Seque                         | ence            | 1.<br>Cycle           | 2./6.<br>Cycle        | 3./7.<br>Cycle                | 4./8.<br>Cycle        | 5./9.<br>Cycle | 6.<br>Cycle |
|---------------------------------------|-----------------|-----------------------|-----------------------|-------------------------------|-----------------------|----------------|-------------|
| Reset to Read                         | Address<br>Data | .5554<br>xx <b>F0</b> |                       |                               |                       |                |             |
| Enter Page Mode                       | Address<br>Data | .5554<br>xx <b>5y</b> |                       |                               |                       |                |             |
| Load Page                             | Address<br>Data | .55F0<br>1) <b>WD</b> |                       |                               |                       |                |             |
| Write Page                            | Address<br>Data | .AA50<br><b>PA</b>    | .AA58<br>xx <b>00</b> | .AAA8<br><b>x</b> x <b>A0</b> | .AAA8<br><b>XXA</b>   |                |             |
| Write Page Once                       | Address<br>Data | .AA50<br><b>PA</b>    | .AA58<br>xx <b>00</b> | .AAA8<br>xx <b>.</b> 0        | .AAA8<br>xx <b>9A</b> |                |             |
| Write Burst                           | Address<br>Data | .AA50<br><b>PA</b>    | .AA58<br>xx <b>00</b> | .AAA8<br>xx <b>.</b> 0        | .AAA8<br>xx <b>7A</b> |                |             |
| Erase Logical Sector<br>Range         | Address<br>Data | .AA50<br><b>SA</b>    | .AA58<br>xx <b>nn</b> | .AAA8<br>xx <b>80</b>         | .AAA8<br>xx <b>50</b> |                |             |
| Verify Erased Logical<br>Sector Range | Address<br>Data | .AA50<br><b>SA</b>    | .AA58<br>xx <b>nn</b> | .AAA8<br>xx <b>80</b>         | .AAA8<br>xx <b>5F</b> |                |             |
| Resume Prog/Erase                     | Address<br>Data | .AA50<br><b>PA/SA</b> | .AA58<br>xx <b>nn</b> | .AAA8<br>xx <b>70</b>         | .AAA8<br>xx <b>cc</b> |                |             |
| Clear Status                          | Address<br>Data | .5554<br>xx <b>FA</b> |                       |                               |                       |                |             |
| Command Seque                         | ence            | 1.<br>Cycle           | 2./6.<br>Cycle        | 3./7.<br>Cycle                | 4./8.<br>Cycle        | 5./9.<br>Cycle | 6.<br>Cycle |
| Disable Protection                    | Address<br>Data | .553C<br>UC           | .553C<br>PW0/4        | .553C<br>PW1/5                | .553C<br>PW2/6        | .553C<br>PW3/7 |             |
| Resume Protection                     | Address<br>Data | .5554<br>xx <b>F5</b> |                       |                               |                       |                |             |

Figure 11 Overview of the Flash command sequence

### **Disable protection**

- This command is to temporarily disable the password protection of the selected UCB (if UCB offers this feature) when all the passwords PW0-PW7 match their configured values in the corresponding UCB.

### **Resume protection**

- This command is used to re-enable the Flash protection again, as it was configured.

In the section 4, some examples are shown to give an idea on how to use these two commands during run-time.

### **AURIX™ 32-bit microcontrollers**





# 1.5.2 Debug Protection Disable Status

The Flash Protection Control and Status Register reports the state of the Flash protection and contains protection relevant control fields.

FPRO.PRODISDBG is set to  $\mathbf{1}_B$  if a password is installed and the Flash command sequence 'Disable Protection' with matching password is applied.



Figure 12 Flash Protection Status Register

The FPRO, Flash Protection Control and Status register has one bit related to the debug protection:

- Bit 9:
  - If read as 1<sub>B</sub>, this bit indicates that the debug interface is unlocked, when the password matches.

# 1.6 SSW debug handling to unlock the debug interface

The Startup Software (SSW) is the first software executed after a chip reset.

One of the last device configuration steps performed by the SSW is the Debug System handling. This can set the SSW internal flag to unlock the debug interface if debug access to the device is enabled according to the following evaluation sequence:

## **AURIX™ 32-bit microcontrollers**

## AURIX™ TC2xx device debug protection





Figure 13 Overview of debug handling in SSW

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**



### AURIX™ TC2xx device debug protection

- 1. Clear SSW internal flag "Debug allowed" (OSTATE.IF\_LCK is set).
- 2. The SSW checks either an external tool has requested debug access by writing defined content (32-bit value CMD\_KEY\_EXCHANGE) into the CBS\_COMDATA register.
  - CMD\_KEY\_EXCHANGE = 76D6E24AH for TC2xx
  - If the tool did not write the correct value in the CBS\_COMDATA register, then the SSW will write the UNIQUE\_CHIP\_ID\_32\_BIT value in CBS\_COMDATA to identify the device connected to the external tool.
- 3. The SSW checks either debug interface is configured as locked (PROCONDBG.DBGIFLCKis set).
- 4. Still in Cerberus Communication mode, the SSW confirms request receipt and receives 8 further words through the COMDATA register (256-bit debug password).
- 5. The Data received is sent by the SSW to the PMU to be checked as debug interface password, using the "Disable Protection" command sequence. The result is evaluated by the SSW.
- 6. Once the debug password is correct, check if the "Debug Self-destructive Entry" feature is activated for the device (PROCONHSMOTP.DESTDBG is11<sub>B</sub>).
- 7. After debug access is granted, clear the SSW internal flag (OSTATE.IF\_LCK). The debug interface will be unlocked. Exit the sequence.
- 8. If the debug interface lock is not configured and the Flash read protection is activated, the SSW internal flag (OSTATE.IF\_LCK) remains set, the debug interface will be left locked and the sequence will be exited.
- 9. If the Flash read protection is not activated but the debug interface is configured as locked, the debug access will still remain locked (even though the SSW internal flag (OSTATE.IF\_LCK) is cleared) as the PMU is blocking it by hardware.

This unlocking protocol can be supported by an external debugger tool, such as Infineon Memtool, PLS UDE, Lauterbach, iSystem and more.

### Note:

- 1. In the figure Overview of gates used to lock and unlocked the debug access, this protection layer is applicable by Gate 1 and Gate 2, where the SSW has the possibility to control the debug access.
- 2. More details of the evaluation sequence can be found in the AURIX<sup>TM</sup> TC2xx User Manual.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

**Debug access protection use-cases** 



# 2 Debug access protection use-cases

In order to cover all possible scenarios related to the debug interface mechanism, several possible use-cases to protect the debug access are described.

The following six use-cases demonstrate the high flexibility in terms of configurations applicable to the AURIX™ TC2xx device.

- 1. TriCore<sup>™</sup> configure its own debug interface protection
- 2. TriCore<sup>™</sup> configure its own debug interface protection, with Flash read protection
- 3. TriCore<sup>™</sup> and HSM configure its own debug interface protection
- 4. TriCore<sup>™</sup> and HSM configure its own debug interface protection, with Flash read protection
- 5. HSM configure both TriCore<sup>™</sup> and HSM debug interface protection, with Flash read protection
- 6. HSM configure both TriCore<sup>™</sup> and HSM debug interface protection, with debug password protection

# 2.1 Use-case 1: TriCore™ configure its own debug interface protection

This use-case covers the scenario when the protection is performed by the TriCore™ core only.

In order to apply this protection Gate 1 and Gate 2 (via PROCONDBG.OCDSDIS and PROCONDBG.DBGIFLCK and debug password) are taken into account, while Gate 3 and Gate 4 are kept unlocked.

### **Restricting debug access**

The debug access is restricted using the following procedure:

- Disable the debug interface via UCB\_DBG, setting it as described in the PROCONDBG register:
  - Set PROCONDBG.OCDSDIS = 1<sub>B</sub>
  - Set PROCONDBG.DBGIFLCK = 1<sub>B</sub>
  - Set the debug password to apply the protection mechanism.

The debug access is granted again only if an external entity provides the correct debug password.

### **Unlock sequence**

For the unlock sequence, TriCore™ application code has to perform the following steps:

- 1. It needs a communication channel with the external world to receive the request for opening the debug interface and for exchanging authorization data (challenge and response mechanism).
  - (A) Communication can be via the TriCore<sup>™</sup> SSW via the debug interface, as described in 1.6 SSW debug handling to unlock the debug interface.
  - (B) This communication can be also done by TriCore<sup>™</sup> via any other communication interface. For example, TriCore<sup>™</sup> receives such a request via CAN (similar to the protocol used by the SSW).
  - In order to temporarily disable the OCDS protection, it needs to follow the command sequence 'Disable OCDS Protection' as described in Clear OCDS Interface Locked indication bit using software. This command sequence is done automatically by SSW (in case of part 1.A), and shall be done manually in application code (in case of part 1.B) in the event when the OCDSDIS bit is set to 1<sub>B</sub> and the DBGIFLCK is clear to 0<sub>B</sub>.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

### **Debug access protection use-cases**



# 2.2 Use-case 2: TriCore™ configure its own debug interface protection, with Flash read protection

This use-case covers the scenario when the protection is performed by the TriCore $^{TM}$  core only, plus the PMU via the Read protection mechanism.

This protection is applied by Gate 1 and Gate 2, while Gate 3 and Gate 4 are kept unlocked.

### **Restricting debug access**

The debug access is restricted using the same procedure:

- Disable the debug interface via UCB\_DBG, setting it as described in the PROCONDBG register:
  - Set PROCONDBG.OCDSDIS = 1<sub>B</sub>
  - Set PROCONDBG.DBGIFLCK = 1<sub>B</sub>
  - Set the debug password to apply the protection mechanism

The PMU protection is applied using the Flash read protection mechanism:

- Disable the debug interface via UCB\_PFlash (PROCONP0) or UCB\_DFlash (PROCOND)
  - Set PROCONPO.RPRO = 1<sub>B</sub> or PROCOND.RPRO = 1<sub>B</sub>

The debug access is granted again only if an external entity provides the correct debug password and a piece of application code clears the OSTATE.IF\_LCK bit.

### **Unlock sequence**

For the unlock sequence, TriCore™ application code has to:

- 1. Establish a communication channel with the external world to receive the request for opening the debug interface and for exchanging authorization data (challenge and response mechanism).
  - (A) Communication can be via the TriCore<sup>™</sup> SSW via the debug interface, as described in **1.6 SSW debug** handling to unlock the debug interface.
  - (B) This communication can be also done by TriCore<sup>™</sup> via any other communication interface. For example, TriCore<sup>™</sup> receives such a request via CAN (similar to the protocol used by the SSW).
  - In order to temporarily disable the OCDS protection, it needs to follow the command sequence 'Disable OCDS Protection' as described in **Clear OCDS Interface Locked indication bit using software**. This command sequence is done automatically by SSW (in case of part 1.A), and shall be done manually in application code (in case of part 1.B) in the event when the OCDSDIS bit is set to 1<sub>B</sub> and the DBGIFLCK is clear to 0<sub>B</sub>.
- 2. When TriCore™ accepted the request to open the debug interface then:
  - It releases the lock in OSTATE.IF\_LCK by writing to OEC register with the correct pattern (as described in section 4). This will be automatically handled in SSW, and shall be done manually in application code.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

### **Debug access protection use-cases**



# 2.3 Use-case 3: TriCore<sup>™</sup> and HSM configure their own debug access protection separately

This use-case covers the scenario when the debug protection is applied by both the TriCore $^{TM}$  and HSM sides, but each one only for itself.

This protection is applied by Gate 1 and Gate 2 and Gate 4 (adding the UCB\_HSM protection via PROCONHSM.HSMDBDIS), while Gate 3 is kept unlocked.

### Restricting debug access - TriCore™

The debug access is restricted as follows:

- Disable the debug interface via UCB\_DBG, setting it as described in the PROCONDBG register:
  - Set PROCONDBG.OCDSDIS = 1<sub>B</sub>
  - Set PROCONDBG.DBGIFLCK = 1<sub>B</sub>
  - Set the debug password to apply the protection mechanism

### **Restricting debug access - HSM**

For the HSM side, the debug access is locked via the following procedure:

- Lock the debug access via UCB\_HSM, setting it as described in the PROCONHSM register:
  - Set PROCONHSM.HSMDBGDIS = 1<sub>B</sub>
  - Set PROCONHSM.DBGIFLCK = 0<sub>B</sub> (This keeps the Gate 3 unlocked)

The debug access to TriCore™ is granted again only if an external entity provides the correct debug password.

In order to also access the HSM core, the HSM has to unlock Gate 4.

### **Unlock sequence**

For the unlock sequence, TriCore<sup>™</sup> application code has to perform step 1 to open the debug access. The additional steps to unlock the HSM debug access have to be performed by the HSM application code:

- 1. Establish a communication channel with the external world to receive the request for opening the debug interface and for exchanging authorization data (challenge and response mechanism).
  - (A) Communication can be via the TriCore<sup>™</sup> SSW via the debug interface, as described in **1.6 SSW debug** handling to unlock the debug interface.
  - (B) This communication can be also done by TriCore<sup>™</sup> via any other communication interface. For example, TriCore<sup>™</sup> receives such a request via CAN (similar to the protocol used by the SSW).
  - In order to temporarily disable the OCDS protection, it needs to follow the command sequence 'Disable OCDS Protection' as described in **Clear OCDS Interface Locked indication bit using software.** This command sequence is done automatically by SSW (in case of part 1.A), and shall be done manually in application code (in case of part 1.B) in the event when the OCDSDIS bit is set to 1<sub>B</sub> and the DBGIFLCK is clear to 0<sub>B</sub>.
- 2. The HSM application code needs a communication channel with the external world to receive the request for opening the debug interface and for exchanging authorization data (challenge and response mechanism).
  - This communication can be done by HSM over the OCDS COMDATA register.
  - This communication can be also done via any other communication interface. For example, TriCore™ receives such a request via CAN and forwards it to HSM for checking.

# TC2xx debug protection (with HSM)

# **AURIX™ 32-bit microcontrollers**

# infineon

### **Debug access protection use-cases**

- 3. When HSM accepts also a request to open HSM debug interface then:
  - HSM code releases the HSM debug lock by changing the DBGCTRL.HSM register to  $11_{\rm B}$ .

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

### **Debug access protection use-cases**



# 2.4 Use-case 4: TriCore<sup>™</sup> and HSM configure their own debug access protection, with Flash read protection

This use-case covers the scenario when the debug protection is applied by both the TriCore $^{TM}$  and HSM sides, but each one only for itself, and also the PMU module via the Flash Read protection mechanism.

This protection is applied by Gate 1, Gate 2 and Gate 4 (adding UCB\_PFLASH and UCB\_DFLASH protection via PROCONPO.RPRO and PROCOND.RPRO bit), while Gate 3 is kept unlocked.

### Restricting debug access - TriCore™

The debug access is restricted with procedure:

- Disable the debug interface via UCB\_DBG, setting it as described in the PROCONDBG register:
  - Set PROCONDBG.OCDSDIS = 1<sub>B</sub>
  - Set PROCONDBG.DBGIFLCK = 1<sub>B</sub>
  - Set the debug password to apply the protection mechanism

### **Restricting debug access - HSM**

For the HSM side, the debug access is locked via the following procedure:

- Lock the debug access via UCB\_HSM, setting it as described in the PROCONHSM register:
  - Set PROCONHSM.HSMDBGDIS = 1<sub>B</sub>
  - Set PROCONHSM.DBGIFLCK = 0<sub>B</sub> (This keeps the Gate 3 unlocked)

The PMU protection is applied using the Flash read protection mechanism:

- Disable the debug interface via UCB\_PFlash (PROCONP0) or UCB\_DFlash (PROCOND)
  - Set PROCONPO.RPRO = 1<sub>B</sub> or PROCOND.RPRO = 1<sub>B</sub>

The debug access to TriCore™ is granted again only if an external entity provides the correct debug password and a piece of application code clears the OSTATE.IF\_LCK bit.

In order to be able to access also the HSM core, the HSM has to unlock Gate 4.

### **Unlock sequence**

For the unlock sequence, TriCore<sup>™</sup> application code and HSM application code have to perform the same steps as described in the previous use-case to open both debug interfaces. Some additional steps in TriCore<sup>™</sup> application code have to be taken into account.

- 1. Establish a communication channel with the external world to receive the request for opening the debug interface and for exchanging authorization data (challenge and response mechanism).
  - (A) Communication can be via the TriCore<sup>™</sup> SSW via the debug interface, as described in **1.6** SSW debug handling to unlock the debug interface.
  - (B) This communication can be also done by TriCore<sup>™</sup> via any other communication interface. For example, TriCore<sup>™</sup> receives such a request via CAN (similar to the protocol used by the SSW).
  - In order to temporarily disable the OCDS protection, it needs to follow the command sequence 'Disable OCDS Protection' as described in Clear OCDS Interface Locked indication bit using software. This command sequence is done automatically by SSW (in case of part 1.A), and shall be done manually in application code (in case of part 1.B) in the event when the OCDSDIS bit is set to 1<sub>B</sub> and the DBGIFLCK is clear to 0<sub>B</sub>.

# TC2xx debug protection (with HSM)

## **AURIX™ 32-bit microcontrollers**

# **Debug access protection use-cases**



- 2. When TriCore<sup>™</sup> accepts the request to open the TriCore<sup>™</sup> debug interface then:
  - TriCore<sup>™</sup> code releases the lock in OSTATE.IF\_LCK by writing to the CBS\_OEC register.
- 3. When HSM accepts also a request to open HSM debug interface then:
  - HSM code releases the HSM debug lock by changing the DBGCTRL.HSM register to 11<sub>B</sub>.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

### **Debug access protection use-cases**



# 2.5 Use-case 5: HSM configures both TriCore™ and HSM Debug access protection, with Flash read protection

This use-case covers the scenario when the debug protection to the entire device is applied by HSM only and optionally also by the PMU module.

This protection is applied via Gate 3 and Gate 4 while Gate 1 and Gate 2 are kept unlocked.

Note: Gate 2 can be locked if Flash read protection is enabled, adding another protection layer.

### **Restricting debug access**

Debug access to TriCore<sup>™</sup> and to HSM is restricted using only the UCB\_HSM:

- Disable the debug access and lock the HSM debug support via UCB\_HSM (PROCONHSM)
  - Set PROCONHSM.HSMDBGDIS = 1<sub>B</sub> (to close the Gate 4)
  - Set PROCONHSM.DBGIFLCK = 1<sub>B</sub> (to close the Gate 3)
- Optionally, disable the debug interface via UCB\_PFlash (PROCONPO) or UCB\_DFlash (PROCOND)
  - Set PROCONPO.RPRO = 1<sub>B</sub> or PROCOND.RPRO = 1<sub>B</sub> (to close the Gate 2)

### Re-enable debug access

The HSM application code can re-enable debug access using the DBGCTRL register:

- Set DBGCTRL.HSM = 11<sub>B</sub>, HSM debug enabled
- Set DBGCTRL.HOST = 11<sub>B</sub>, Host debug enabled

The debug access is granted again only if an external entity provides the correct challenge and response password to the HSM Core to unlock it and a piece of application code clears the OSTATE.IF\_LCK bit, if read protection is applied.

### **Unlock sequence**

For the unlock sequence, the HSM application code has to follow these steps:

- 1. A communication channel with the external world to receive the request for opening the debug interface and for exchanging authorization data (challenge and response mechanism).
  - Communication can be via the HSM over the OCDS COMDATA register (similar to the protocol used by the SSW).
  - Communication can be also be made via any other communication interface. For example, TriCore<sup>™</sup> receives such requests via CAN and forwards it to HSM for checking.
- 2. When HSM accepted the request to open the TriCore<sup>™</sup> debug interface then:
  - It releases its own lock of the debug interface by changing DBGCTRL.HOST to 11<sub>B</sub>.
  - It releases the lock in OSTATE.IF\_LCK by writing to CBS\_OEC register, if read protection is applied.
- 3. When HSM has accepted a request to open HSM debug interface then:
  - It releases the HSM debug lock by changing DBGCTRL.HSM to 11<sub>B</sub>.

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**

### **Debug access protection use-cases**



# 2.6 Use-case 6: HSM configures both TriCore™ and HSM debug access protection, with Debug password protection

This use-case covers the scenario when the debug protection to the entire device is applied by only by HSM, and it also applies the debug password protection mechanism.

This protection is applied via Gate 1, Gate 2, Gate 3 and Gate 4.

### **Restricting debug access**

The debug access to TriCore<sup>™</sup> and the HSM is restricted using the UCB\_HSM.

Debug password protection is applied using UCB\_DBG:

- Lock the HSM debug support via UCB\_HSM (PROCONHSM)
  - Set PROCONHSM.HSMDBGDIS = 1B
  - Set PROCONHSM.DBGIFLCK = 0<sub>B</sub>
- Disable the debug access with debug password via UCB\_DBG (PROCONDBG)
  - Set PROCONDBG.OCDSDIS = 1<sub>B</sub>
  - Set PROCONDBG.DBGIFLCK = 1<sub>B</sub>
  - Set the debug password to apply the protection mechanism

### **Unlock sequence**

For the unlock sequence, the HSM application code has to perform the same steps as described in the previous use-case to re-enable the debug access. An additional step in the HSM application code has to be taken into account to unlock the debug password protection mechanism:

- 1. A communication channel with the external world is required to receive the request for opening the debug interface and for exchanging authorization data (challenge and response mechanism).
  - Communication can be via the HSM over the OCDS COMDATA register (similar to the protocol used by the SSW)
  - Communication can be also be made via any other communication interface. For example, TriCore™ receives such requests via CAN and forwards it to HSM for checking
- 2. When HSM accepted the request to open the TriCore<sup>™</sup> debug interface then:
  - It releases its own lock of the debug interface by changing DBGCTRL.HOST to 11<sub>B</sub>
  - It releases the lock in OSTATE.IF\_LCK by writing to CBS\_OEC register, if read protection is applied.
- 3. When HSM has accepted a request to open HSM debug interface then:
  - It releases the HSM debug lock by changing DBGCTRL.HSM to 11<sub>B</sub>
- 4. Provide the password by using the command sequence "Disable Protection".
  - HSM needs to know the correct password for this.
  - One solution is that this Debug password is stored in the HSM Data Flash.

### **AURIX™ 32-bit microcontrollers**





# 3 Lock/unlock the debug access using debugger tools

The SSW debug handling protocol to unlock the debug access can be supported by an external debugger tool, such as Memtool, PLS UDE, Lauterbach or iSystem. It can be also supported by software implemented in application code. The procedure to follow has been described in section **1.4.1**.

The following figure gives a memory view of the content of UCB\_DBG at location 0xAF101400.



Figure 14 Memory view of the UCB\_DBG

# 3.1 Lock using the Infineon Memtool/PLS UDE Memtool

In the Memtool, a user interface enables you to easily modify the UCB\_DBG and UCB\_HSM content:



Figure 15 UCB\_DBG configuration for Lock debug access with password via Memtool

## **AURIX™ 32-bit microcontrollers**



Lock/unlock the debug access using debugger tools



Figure 16 UCB\_HSM configuration for HSM debug disabled via Memtool

### **AURIX™ 32-bit microcontrollers**





# 3.2 Unlock using the Infineon Memtool/PLS UDE Memtool

In order to provide the correct password to the UCB\_DBG, the following user interface can be used:



Figure 17 UCB\_DBG configuration for Unlock debug access with password via Memtool

# 3.3 Lock using Lauterbach

An alternative way to set the UCB\_DBG password using the Lauterbach debugger is by using a script.

The following extracted code sets the:

- PROCONDBG.OCDSDIS bit to 1
- PROCONDBG.DBGIFLCK bit to 1
- user defined password in the UCB

```
001
          ; Example for download
002
          DIALOG.YESNO "Program UCB DBG for password protection?"
003
          LOCAL &progflash
004
          ENTRY &progflash
005
          IF &progflash
006
007
             ; Enable flash programming
             FLASH.AUTO 0xaf101400--0xaf1017ff
008
                                                    ; UCB DBG
             Data.Set 0xaf101400 %Long 0x00000003 ;Set PROCONDBG value
009
010
             Data.Set 0xaf101410 %Long 0x00000003 ;Copy set of PROCONDBG
  value
             Data.Set 0xaf101420 %Long 0x00000001 ;Set Pwd0 (Bit 0..31)
011
012
             Data.Set 0xaf101424 %Long 0x00000002 ;Set Pwd1(Bit 32..63)
```

### **AURIX™ 32-bit microcontrollers**





### **Code Listing 1**

```
013
             Data.Set 0xaf101428 %Long 0x00000003 ;Set Pwd2 (Bit 64..95)
014
             Data.Set 0xaf10142C %Long 0x00000004 ;Set Pwd3 (Bit 96..127)
015
             Data.Set 0xaf101430 %Long 0x00000005 ;Set Pwd4 (Bit 128..159)
             Data.Set 0xaf101434 %Long 0x00000006 ;Set Pwd5(Bit 160..191)
016
017
             Data.Set 0xaf101438 %Long 0x00000007 ;Set Pwd6 (Bit 192...223)
018
             Data.Set 0xaf10143C %Long 0x00000008 ;Set Pwd7 (Bit 224..255)
             Data.Set 0xaf101440 %Long 0x00000001 ;Copy set of Pwd0
019
020
             Data.Set 0xaf101444 %Long 0x00000002 ;Copy set of Pwd1
021
             Data.Set 0xaf101448 %Long 0x00000003 ;Copy set of Pwd2
022
             Data.Set 0xaf10144C %Long 0x00000004 ;Copy set of Pwd3
023
             Data.Set 0xaf101450 %Long 0x00000005 ;Copy set of Pwd4
024
             Data.Set 0xaf101454 %Long 0x0000006; Copy set of Pwd5
025
             Data.Set 0xaf101458 %Long 0x00000007 ;Copy set of Pwd6
026
             Data.Set 0xaf10145C %Long 0x00000008 ;Copy set of Pwd7
027
             Data.Set 0xaf101470 %Long 0x43211234 ;Set confirmation value
028
             Data.Set 0xaf101478 %Long 0x43211234 ;Copy set of
  confirmation value
             FLASH.AUTO off
029
030
          )
031
          ENDDO
```

# 3.4 Unlock using Lauterbach

In order to provide the debug password to unlock the debug interface, Lauterbach provides the following command:

```
Format: SYStem.Option KEYCODE [<pwd0> <pwd1> ... <pwd7>]

SYStem.Option KEYCODE 0x00000001 0x000000002 0x000000003 0x000000004 0x000000005 0x000000006 0x000000007 0x000000008
```

Figure 18 Unlock debug access with debug password via the Lauterbach script

# 3.5 Locking using iSystem

Using the iSystem debugger, a python script can be used to lock the debug access.

The following extracted code sets the:

- PROCONDBG.OCDSDIS bit to 1
- PROCONDBG.DBGIFLCK bit to 1
- user defined password in the UCB

| 001 | <pre>import isystem.connect as ic</pre>        |
|-----|------------------------------------------------|
| 002 |                                                |
| 003 | <pre>cmgr = ic.ConnectionMgr()</pre>           |
| 004 | <pre>cmgr.connectMRU('')</pre>                 |
| 005 | <pre>ideCtrl = ic.CIDEController(cmgr)</pre>   |
| 006 | <pre>dataCtrl = ic.CDataController(cmgr)</pre> |

### **AURIX™ 32-bit microcontrollers**



### Lock/unlock the debug access using debugger tools

```
007
800
          memoryAreas = dataCtrl.getSystemMemoryAreas()
009
          maPhysical = memoryAreas.getMemAreaDataPhysical()
010
011
          valueType = ic.SType()
012
          valueType.m byType = ic.SType.tUnsigned
013
          valueType.m byBitSize = 32
014
015
          # Set PROCONDBG
016
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101400, ic.CValueType(valueType, 0x00000003))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101410, ic.CValueType(valueType, 0x00000003))
018
019
          # Set PW0-PW7
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101420, ic.CValueType(valueType, 0x00000001))
021
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101424, ic.CValueType(valueType, 0x00000002))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101428, ic.CValueType(valueType, 0x00000003))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF10142C, ic.CValueType(valueType, 0x00000004))
024
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101430, ic.CValueType(valueType, 0x00000005))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
025
  0xAF101434, ic.CValueType(valueType, 0x00000006))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101438, ic.CValueType(valueType, 0x00000007))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF10143C, ic.CValueType(valueType, 0x00000008))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101440, ic.CValueType(valueType, 0x00000001))
029
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101444, ic.CValueType(valueType, 0x00000002))
030
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101448, ic.CValueType(valueType, 0x00000003))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF10144C, ic.CValueType(valueType, 0x00000004))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101450, ic.CValueType(valueType, 0x00000005))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101454, ic.CValueType(valueType, 0x00000006))
034
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101458, ic.CValueType(valueType, 0x00000007))
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF10145C, ic.CValueType(valueType, 0x00000008))
036
037
          # Set Confirmation value
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101470, ic.CValueType(valueType, 0x43211234))
039
          dataCtrl.writeValue(ic.IConnectDebug.fRealTime, maPhysical,
  0xAF101478, ic.CValueType(valueType, 0x43211234))
040
```

# AURIX<sup>™</sup> 32-bit microcontrollers



Lock/unlock the debug access using debugger tools

## **Code Listing 2**

| 041 | <pre>ideCtrl.refreshUI()</pre> |  |
|-----|--------------------------------|--|
|-----|--------------------------------|--|

In order to execute this code, choose Tools and then Run Script option, as described below:



Figure 19 UCB\_DBG configuration with iSystem script execution

### **AURIX™ 32-bit microcontrollers**



Lock/unlock the debug access using debugger tools

# 3.6 Unlocking using iSystem

In order to provide the debug password to unlock the debug access, iSystem provides the following method from the CPU Setup:



Figure 20 Unlock debug access with debug password via iSystem GUI

### AURIX™ 32-bit microcontrollers

Lock/unlock debug interface using software



# 4 Lock/unlock debug interface using software

# 4.1 Enable debug access password protection using software

In order to program the UCB\_DBG, an extracted example code is provided here.

This example code sets:

- The PROCONDBG.OCDSDIS bit to 1 to disable OCDS
- The PROCONDBG.DBGIFLCK bit to 1 to lock the debug interface with a user defined password in the UCB\_DBG

```
001
          void flash setUcbDbg(void)
002
            uint32 i;
003
004
            uint32 buffer[0x20];
                                                  //128 Byte
005
            uint32 addr = 0xAF101400;
                                                  //UCB DBG
006
007
            flash eraseDflash(addr, 1);
                                                  //erase DF UCB
            while ((FLASHO FSR.U & 0x1E) != 0); //Wait Flash is not busy
800
009
            for (i = 0; i < 0x20; i += 1)
010
                                                  //clear buffer
011
              buffer[i] = 0 \times 0;
012
            buffer[0x0] = 0x00000003;
013
                                              //Set PROCONDBG 1st Set
014
            buffer[0x4] = 0x00000003;
                                              //Copy of PROCONDBG
            buffer[0x8] = 0x00000001;
                                              //Set 256-bit Password 0
015
                                              //Set 256-bit Password 1
016
            buffer[0x9] = 0x00000002;
017
            buffer[0xA] = 0x00000003;
                                              //Set 256-bit Password 2
018
            buffer[0xB] = 0x00000004;
                                              //Set 256-bit Password 3
            buffer[0xC] = 0x00000005;
                                              //Set 256-bit Password 4
019
020
            buffer[0xD] = 0x00000006;
                                              //Set 256-bit Password 5
                                              //Set 256-bit Password 6
            buffer[0xE] = 0x00000007;
021
                                              //Set 256-bit Password 7
022
            buffer[0xF] = 0x00000008;
023
            buffer[0x10] = 0x00000001;
                                              //Copy of 256-bit Password 0
            buffer[0x11] = 0x00000002;
024
                                              //Copy of 256-bit Password 1
                                              //Copy of 256-bit Password 2
025
            buffer[0x12] = 0x00000003;
026
            buffer[0x13] = 0x00000004;
                                              //Copy of 256-bit Password 3
027
            buffer[0x14] = 0x00000005;
                                              //Copy of 256-bit Password 4
028
            buffer[0x15] = 0x00000006;
                                              //Copy of 256-bit Password 5
029
            buffer[0x16] = 0x00000007;
                                              //Copy of 256-bit Password 6
030
            buffer[0x17] = 0x00000008;
                                              //Copy of 256-bit Password 7
031
            buffer[0x1C] = 0x43211234;
                                              //Set Confirmation code
032
            buffer[0x1E] = 0x43211234;
                                              //Copy of Confirmation code
033
            for (i = 0; i < (0x20/8); i += 1) {
034
035
              flash programDflash(addr + i * 32, &buffer[i * 8]);
  //program DF UCB
              while ((FLASHO FSR.U & 0x1E) != 0); //Wait Flash is not
  busy (DF0, DF1, PF0 and PF1)
037
            }
038
```

### AURIX™ 32-bit microcontrollers





### **Code Listing 4**

```
001
          uint32 flash eraseDflash(uint32 addr, uint32 cnt)
002
003
            if (!cnt)
004
              return (1);
                               //Stop operation if no sector
005
            //Erase sector
006
007
            *(volatile uint32 *)(0xAF00AA50) = (uint32) addr;
            *(volatile uint32 *)(0xAF00AA58) = (uint32) cnt;
800
009
            *(volatile uint32 *)(0xAF00AAA8) = (uint32) 0x80;
            *(volatile uint32 *)(0xAF00AAA8) = (uint32) 0x50;
010
            __dsync();
011
012
013
            return (0);
014
```

```
001
          uint32 flash programDflash(uint32 addr, uint32* pmem)
002
003
            volatile uint32 i;
004
            volatile uint32 low32bit, high32bit;
005
006
            //Enter page mode
007
            *(volatile uint32 *)(0xAF005554) = 0x5D;
008
            dsync();
009
            if ( ((FLASH0 FSR.U & 0x0400) == 0) || ((FLASH) FSR.U &
010
  0 \times 3800) != 0)
              return (1); //Stop operation if error
011
012
013
            i = 0;
014
            while (i < 0x8)
                               //Load page
015
016
              low32bit = pmem[i];
017
              high32bit = pmem[i + 1];
018
              *(volatile uint32 *)(0xAF0055F0) = low32bit;
              *(volatile uint32 *)(0xAF0055F4) = high32bit;
019
020
              dsync();
021
              i += 2;
022
023
024
            //Write burst
025
            *(volatile uint32 *)(0xAF00AA50) = (uint32) addr;
            *(volatile uint32 *)(0xAF00AA58) = (uint32) 0x00;
026
            *(volatile uint32 *)(0xAF00AAA8) = (uint32) 0xA0;
027
            *(volatile uint32 *)(0xAF00AAA8) = (uint32) 0x7A;
028
            __dsync();
029
030
031
            return (0);
032
```

### **AURIX™ 32-bit microcontrollers**





# 4.2 Disable protection mechanism for UCB\_DBG using software

The following example code describes how to use the UCB command sequence to temporarily disable the protection of the UCB by providing the correct debug password.

### **Code Listing 6**

```
001
          void ucb disableProtection(void)
002
003
            //Reset to read
004
            *(volatile uint32 *)(0xAF005554) = 0x000000F0;
005
006
            //Disable protection
            *(volatile uint32 *)(0xAF00553C) = 0x00000005;
007
                                                                //UCB DBG
800
            *(volatile uint32 *)(0xAF00553C) = 0x00000001;
                                                                //PW0
009
            *(volatile uint32 *)(0xAF00553C) = 0x00000002;
                                                                //PW1
010
            *(volatile uint32 *)(0xAF00553C) = 0x00000003;
                                                                //PW2
            *(volatile uint32 *)(0xAF00553C) = 0x00000004;
011
                                                                //PW3
012
            *(volatile uint32 *)(0xAF00553C) = 0x00000005;
                                                                //PW4
013
            *(volatile uint32 *)(0xAF00553C) = 0x00000006;
                                                                //PW5
014
            *(volatile uint32 *)(0xAF00553C) = 0x00000007;
                                                                //PW6
015
            *(volatile uint32 *)(0xAF00553C) = 0x00000008;
                                                                //PW7
016
017
            while ((FLASHO FSR.U & 0x1E) != 0);
                                                   //Wait Flash is not
  busy (DF0, DF1, PF0 and PF1)
018
```

# 4.3 Resume protection mechanism for UCB\_DBG using software

The following example code shows how to use the UCB command sequence to resume the protection of the UCB.

### **Code Listing 7**

```
001
          void ucb resumeProtection(void)
002
003
            //Reset to read
004
            *(volatile uint32 *)(0xAF005554) = 0x000000F0;
005
006
            //Resume protection
007
            *(volatile uint32 *)(0xAF005554) = 0x000000F5;
008
009
            while ((FLASHO FSR.U & 0x1E) != 0); //Wait Flash is not
  busy (DF0, DF1, PF0 and PF1)
010
```

# 4.4 Clear OCDS Interface Locked indication bit using software

This example code describes how to unlock the debug interface from application code running from the  $TriCore^{TM}$  or HSM core. This code can be also used in order to unlock the debug interface once the Flash read protection configuration bit, PROCONPO.RPRO or PROCOND.RPRO has been applied.

| 001 | void ocds clearInterfaceLocked(void) |  |
|-----|--------------------------------------|--|
| 002 | {                                    |  |

# TC2xx debug protection (with HSM)

### **AURIX™ 32-bit microcontrollers**



Lock/unlock debug interface using software

```
003
             //OCDS enabling pattern (access needs to be done at 32 bit)
004
             CBS OEC.U = 0xA1;
005
             CBS_OEC.U = 0 \times 5E;
006
             CBS OEC.U = 0xA1;
             CBS OEC.U = 0x5E;
007
008
             //Clear OSTATE.IF LCK with write access enabled
009
010
             CBS OEC.U = 0 \times 00010000;
011
             //Wait debug interface is unlocked
012
             while ((OSTATE.B.IF LCK) != 0);
013
```

# TC2xx debug protection (with HSM)

# **AURIX™ 32-bit microcontrollers**





# **Revision history**

| V 1.0 2017-10 | 1./                                                               |
|---------------|-------------------------------------------------------------------|
|               | Initial Version                                                   |
| V1.1 2018-06  | Updated all sections. Added iSystem tool support.                 |
| V1.2 2019-06  | Added the effect of an open HSM debug interface in Section 1.4.3. |

### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

**Edition 2019-06 Published by Infineon Technologies AG** 81726 Munich, Germany

© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

**Document reference** AP32389

### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other. application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of noninfringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contair dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office.

Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.